Home
English
Čeština
Deutsch
Español
Français
Gàidhlig
Latviešu
Magyar
Nederlands
Português
Português do Brasil
Suomi
Log In
Email address
Password
Log in
New user? Click here to register.
Have you forgotten your password?
Home
Browse Our Collections
Publications
Researchers
Research Data
Institutions
Statistics
English
Čeština
Deutsch
Español
Français
Gàidhlig
Latviešu
Magyar
Nederlands
Português
Português do Brasil
Suomi
Log In
Email address
Password
Log in
New user? Click here to register.
Have you forgotten your password?
Home
Research Output and Publications
Faculty of Electronic Engineering & Technology (FKTEN)
Conference Publications
Analysis of FXP adders and multipliers for speed- and area-efficient LNS arithmetic unit
Export
Statistics
Options
Analysis of FXP adders and multipliers for speed- and area-efficient LNS arithmetic unit
Journal
2014 2nd International Conference on Electronic Design (ICED)
Date Issued
2014
Author(s)
Rizalafande Che Ismail
Universiti Malaysia Perlis
Siti Zarina Md Naziri
Universiti Malaysia Perlis
Sohiful Anuar Zainol Murad
Universiti Malaysia Perlis
J. N. Coleman
Newcastle University
DOI
10.1109/ICED.2014.7015806
Handle (URI)
Analysis of FXP adders and multipliers for speed- and area-efficient LNS arithmetic unit (C).pdf
https://ieeexplore.ieee.org/xpl/conhome/6996693/proceeding
https://hdl.handle.net/20.500.14170/9883
Abstract
This paper portrays the selection of hardware unit architectures to be implemented in the new LNS based on a 32bit system. The implementations of the LNS multiply and divide only require a FXP adder, while the LNS addition and subtraction function comprised of several memories, FXP adders and multipliers together with other supporting logics. Thus, in choosing the best FXP adders and multipliers, each of the arithmetic is functionally verified and synthesised using Synopsys Design Compiler in Faraday 0.18 μm CMOS technology based on a 32-bit system. Two types of performance measurement, which are the worst-case delay and the silicon area, are chosen as the evaluation arguments. From conducted analytical studies, the CLA/CSLA adder and Booth recoded with Wallace tree multiplier were the best FXP adder and multiplier blocks to be applied in the system since they were the fastest designs. Using these blocks, the synthesis of the LNS system produced an approximately 7.10 ns of critical delay for addition and subtraction, and solely 1.16 ns for multiplication and division. The total area for a complete LNS architecture was 599,871 μm2, in which 65% the size of previously designed LNS architecture of ELM. © 2014 IEEE.
Subjects
Booth recoded with Wa...
CLA/CSLA adder
Delay
FXP
LNS
Total area
File(s)
research repository notification.pdf (4.4 MB)
google-scholar
View Details
Views
View Details
Downloads
View Details