Home
  • English
  • ÄŒeÅ¡tina
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • LatvieÅ¡u
  • Magyar
  • Nederlands
  • Português
  • Português do Brasil
  • Suomi
  • Log In
    New user? Click here to register. Have you forgotten your password?
Home
  • Browse Our Collections
  • Publications
  • Researchers
  • Research Data
  • Institutions
  • Statistics
    • English
    • ÄŒeÅ¡tina
    • Deutsch
    • Español
    • Français
    • Gàidhlig
    • LatvieÅ¡u
    • Magyar
    • Nederlands
    • Português
    • Português do Brasil
    • Suomi
    • Log In
      New user? Click here to register. Have you forgotten your password?
  1. Home
  2. Resources
  3. UniMAP Index Publications
  4. Publications 2020
  5. Hybrid Floating Point/Logarithmic Number System Processor
 
Options

Hybrid Floating Point/Logarithmic Number System Processor

Journal
IOP Conference Series: Materials Science and Engineering
ISSN
17578981
Date Issued
2020-12-18
Author(s)
Sheng C.Y.
Intel Malaysia Sdn. Bhd., Kedah
Rizalafande Che Ismail
Universiti Malaysia Perlis
Siti Zarina Md Naziri
Universiti Malaysia Perlis
Mohd Nazrin Md Isa
Universiti Malaysia Perlis
Sohiful Anuar Zainol Murad
Universiti Malaysia Perlis
Azizi Harun
Universiti Malaysia Perlis
DOI
10.1088/1757-899X/932/1/012059
Handle (URI)
https://iopscience.iop.org/article/10.1088/1757-899X/932/1/012059/pdf
https://iopscience.iop.org/article/10.1088/1757-899X/932/1/012059
Abstract
Hybrid Floating Point/Logarithmic Number System processor is an Arithmetic Logic Unit with hybrid architecture in which its data computation involves Floating Point (FLP) and Logarithmic Number System (LNS). LNS processor has high performance but requires complicated hardware to support its function, especially LNS addition and subtraction. Therefore, hybrid processor is proposed to perform multiplication/division in LNS, addition/subtraction in FLP. Through merging FLP and LNS, data computation can be done in a faster, precise and less complicated way. The proposed research is a 32-bit Hybrid FLP/LNS processor, which involving 32-bit fixed point data format and 32-bit single precision FLP format. The EDA tools used in developing and simulating this project is based on Synopsys Design Compiler and Altera Quartus II, and the Hardware Description Language used is Verilog HDL. Logical synthesis of this project is done by using Synopsys Design Compiler and its area, timing and power are validated.
File(s)
Hybrid Floating Point Logarithmic Number System Processor.pdf (60.8 KB)
Views
3
Acquisition Date
Mar 5, 2026
View Details
Downloads
25
Last Month
1
Acquisition Date
Mar 5, 2026
View Details
google-scholar
  • About Us
  • Contact Us
  • Policies