Options
Mohd Nazri Mohd Warip
Preferred name
Mohd Nazri Mohd Warip
Official Name
Mohd Nazri , Mohd Warip
Alternative Name
Mohd Warip, Mohd Nazri
Mohd Warip, M. N.
Warip, M. N.
Warip, Mohd Nazri Mohd
Warip, Mohd Nazri bin Mohd
Main Affiliation
Scopus Author ID
36555091900
Researcher ID
EDT-8958-2022
Now showing
1 - 1 of 1
-
PublicationTopology Design of Extended Torus and Ring for Low Latency Network-on-Chip Architecture( 2017-06-01)
;Ng Yen Phing ;Farah W. ZulkefliIn essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as a design solution to System-on-Chip (SoC). The routing algorithm, topology and switching technique are significant because of the most influential effect on the overall performance of Network-on-Chip (NoC). Designing of large scale topology alongside the support of deadlock free, low latency, high throughput and low power consumption is notably challenging in particular with expanding network size. This paper proposed an 8x8 XX-Torus and 64 nodes XX-Ring topology schemes for Network-on-Chip to minimize the latency by decrease the node diameter from the source node to destination node. Correspondingly, we compare in differences on the performance of mesh, full-mesh, torus and ring topologies with XX-Torus and XX-Ring topologies in term of latency. Results show that XX-Ring outperforms the conventional topologies in term of latency. XX-Ring decreases the average latency by 106.28%, 14.80%, 6.7 1%, 1.73%, 442.24% over the mesh, fully-mesh, torus, XX-torus, and Ring topologies.