Home
  • English
  • ÄŒeÅ¡tina
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • LatvieÅ¡u
  • Magyar
  • Nederlands
  • Português
  • Português do Brasil
  • Suomi
  • Log In
    New user? Click here to register. Have you forgotten your password?
Home
  • Browse Our Collections
  • Publications
  • Researchers
  • Research Data
  • Institutions
  • Statistics
    • English
    • ÄŒeÅ¡tina
    • Deutsch
    • Español
    • Français
    • Gàidhlig
    • LatvieÅ¡u
    • Magyar
    • Nederlands
    • Português
    • Português do Brasil
    • Suomi
    • Log In
      New user? Click here to register. Have you forgotten your password?
  1. Home
  2. Resources
  3. Journals
  4. International Journal of Nanoelectronics and Materials (IJNeaM)
  5. Low-cost synthesis approach for reversible authenticator circuits in QCA environment
 
Options

Low-cost synthesis approach for reversible authenticator circuits in QCA environment

Journal
International Journal of Nanoelectronics and Materials (IJNeaM)
ISSN
1985-5761
Date Issued
2019-04
Author(s)
Bandan Bhoi
Veer Surendra Sai University of Technology, India
Neeraj Kumar Misra
Bharat Institute of Engineering and Technology, India
Lafifa Jamal
University of Dhaka, Bangladesh
Manoranjan Pradhan
Veer Surendra Sai University of Technology, India
Handle (URI)
https://ijneam.unimap.edu.my/
https://ijneam.unimap.edu.my/images/PDF/IJNEAM%20APRIL%202019/Vol_12_No_2_2019_1_205-220.pdf
https://hdl.handle.net/20.500.14170/16034
Abstract
Recently, Quantum-dot Cellular Automata (QCA) based reversible logic circuit has an enormous benefit over CMOS based logic circuit. As a promising technology for Nanoelectronics computing, reversible-QCA has gained more and more attention from researchers around the world. In this paper, a reversible authenticator circuit based on QCA was implemented. This article presents a Nano-authenticator circuit to verify the authenticated and unauthenticated inputs. The proposed QCA designs have been implemented in a different manner from existing designs, which are primarily based on a coplanar design approach. The efficiency of QCA design has been investigated based on parameters such as cell count, area, and latency. Furthermore, missing an additional cell defect of the reversible authenticator has been analyzed, and covers the fault tolerance of 60.41% and 75%, respectively. In addition, the proposed Feynman gate in QCA environment achieves 76.35% area, 12.5% cell count and 95.55% average energy dissipation improvement as compared to the existing layout. Moreover, the new reversible authentication circuit achieves 87.75% cost and 43.54% area improvement in comparison with the previous state-of-art design.
Subjects
  • Reversible authentica...

  • Quantum computing

  • Minimal

  • Cellular automata

  • Low cost

File(s)
Low-Cost Synthesis Approach (1.29 MB)
Views
1
Acquisition Date
Mar 5, 2026
View Details
google-scholar
Downloads
  • About Us
  • Contact Us
  • Policies