Home
  • English
  • Čeština
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • Latviešu
  • Magyar
  • Nederlands
  • Português
  • Português do Brasil
  • Suomi
  • Log In
    Have you forgotten your password?
Home
  • Browse Our Collections
  • Publications
  • Researchers
  • Research Data
  • Institutions
  • Statistics
    • English
    • Čeština
    • Deutsch
    • Español
    • Français
    • Gàidhlig
    • Latviešu
    • Magyar
    • Nederlands
    • Português
    • Português do Brasil
    • Suomi
    • Log In
      Have you forgotten your password?
  1. Home
 
Options

Taguchi method for p-MOS threshold voltage optimization with a gate length of 22nm

Journal
International Journal of Nanoelectronics and Materials (IJNeaM)
ISSN
1985-5761
Date Issued
2023-01
Author(s)
Izwanizam Yahaya
Universiti Teknikal Malaysia Melaka
A. H. Afifah Maheran
Universiti Teknikal Malaysia Melaka
F. Salehuddin
Universiti Teknikal Malaysia Melaka
K. E. Kaharudin
Universiti Teknikal Malaysia Melaka
Handle (URI)
https://ijneam.unimap.edu.my/
https://ijneam.unimap.edu.my/images/PDF/IJNEAM%20JAN%202023/Vol_16_January_2023_1-9.pdf
https://hdl.handle.net/20.500.14170/14067
Abstract
This paper describes the virtual design of a 22nm gate length p-type metal oxide semiconductor, PMOS. Silvaco, TCAD tools were used to fabricate the device design and to characterize the device’s electrical properties. Fixed field scaling rules are applied to obtain the transistor’s electrical parameters set by ITRS 2013. In order to take the challenges that arise in the fabrication of nano-sized transistors and enhance their performance, advanced and novel technologies are applied. Using the statistical modelling of L9 Taguchi methodology, the development process is primarily focused on the tool's edge voltage. Four parameters have been divided into three distinct steps in order to conduct nine different experiments. The final confirmation result indicates that VTH is closer to the nominal value -0.206V following optimization techniques. This matches the ITRS 2013 requirements for high performance. This paper examines the design of a p-MOS double gate containing a layer of graphene as it is known to have a high mobility value.
Subjects
  • Taguchi

  • p-type

  • Statistical

  • Graphene

  • graphene

  • Optimization

File(s)
Taguchi method for p-MOS threshold voltage optimization with a gate length of 22nm.pdf (678.29 KB)
google-scholar
Views
Downloads
  • About Us
  • Contact Us
  • Policies