Publication:
Topology design of extended torus and ring for low latency network-on-chip architecture

cris.author.scopus-author-id 57193135478
cris.author.scopus-author-id 58902890800
cris.author.scopus-author-id 37005452000
cris.author.scopus-author-id 57193141836
cris.author.scopus-author-id 57194844651
dc.contributor.author Phing N.Y.
dc.contributor.author Mohd Warip M.N.
dc.contributor.author Ehkan P.
dc.contributor.author Zulkefli F.W.
dc.contributor.author Badlishah Ahmad R.
dc.date.accessioned 2025-01-13T08:26:59Z
dc.date.available 2025-01-13T08:26:59Z
dc.date.issued 2017-06-01
dc.description.abstract In essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as a design solution to System-on-Chip (SoC). The routing algorithm, topology and switching technique are significant because of the most influential effect on the overall performance of Network-on-Chip (NoC). Designing of large scale topology alongside the support of deadlock free, low latency, high throughput and low power consumption is notably challenging in particular with expanding network size. This paper proposed an 8x8 XX-Torus and 64 nodes XX-Ring topology schemes for Network-on-Chip to minimize the latency by decrease the node diameter from the source node to destination node. Correspondingly, we compare in differences on the performance of mesh, full-mesh, torus and ring topologies with XX-Torus and XX-Ring topologies in term of latency. Results show that XX-Ring outperforms the conventional topologies in term of latency. XX-Ring decreases the average latency by 106.28%, 14.80%, 6.7 1%, 1.73%, 442.24% over the mesh, fully-mesh, torus, XX-torus, and Ring topologies.
dc.identifier.doi 10.12928/TELKOMNIKA.v15i2.6134
dc.identifier.scopus 2-s2.0-85020218895
dc.identifier.uri https://hdl.handle.net/20.500.14170/12008
dc.relation.grantno undefined
dc.relation.ispartof Telkomnika (Telecommunication Computing Electronics and Control)
dc.relation.ispartofseries Telkomnika (Telecommunication Computing Electronics and Control)
dc.relation.issn 16936930
dc.rights open access
dc.subject Network latency | Network-on-chip | Ring topology | System-on-chip | Torus topology
dc.title Topology design of extended torus and ring for low latency network-on-chip architecture
dc.type Journal
dspace.entity.type Publication
oaire.citation.endPage 876
oaire.citation.issue 2
oaire.citation.startPage 869
oaire.citation.volume 15
oairecerif.affiliation.orgunit Universiti Malaysia Perlis
oairecerif.affiliation.orgunit Universiti Malaysia Perlis
oairecerif.affiliation.orgunit Universiti Malaysia Perlis
oairecerif.affiliation.orgunit Universiti Malaysia Perlis
oairecerif.affiliation.orgunit Universiti Malaysia Perlis
person.identifier.orcid #PLACEHOLDER_PARENT_METADATA_VALUE#
person.identifier.orcid #PLACEHOLDER_PARENT_METADATA_VALUE#
person.identifier.orcid #PLACEHOLDER_PARENT_METADATA_VALUE#
person.identifier.orcid #PLACEHOLDER_PARENT_METADATA_VALUE#
person.identifier.orcid #PLACEHOLDER_PARENT_METADATA_VALUE#
person.identifier.scopus-author-id 57193135478
person.identifier.scopus-author-id 58902890800
person.identifier.scopus-author-id 37005452000
person.identifier.scopus-author-id 57193141836
person.identifier.scopus-author-id 57194844651
Files