Home
  • English
  • Čeština
  • Deutsch
  • Español
  • Français
  • Gàidhlig
  • Latviešu
  • Magyar
  • Nederlands
  • Português
  • Português do Brasil
  • Suomi
  • Log In
    New user? Click here to register. Have you forgotten your password?
Home
  • Browse Our Collections
  • Publications
  • Researchers
  • Research Data
  • Institutions
  • Statistics
    • English
    • Čeština
    • Deutsch
    • Español
    • Français
    • Gàidhlig
    • Latviešu
    • Magyar
    • Nederlands
    • Português
    • Português do Brasil
    • Suomi
    • Log In
      New user? Click here to register. Have you forgotten your password?
  1. Home
  2. Resources
  3. Journals
  4. International Journal of Nanoelectronics and Materials (IJNeaM)
  5. Fabrication and characterization of p-type double gate and single gate junctionless silicon nanowire transistor by atomic force microscopy nanolithography
 
Options

Fabrication and characterization of p-type double gate and single gate junctionless silicon nanowire transistor by atomic force microscopy nanolithography

Journal
International Journal of Nanoelectronics and Materials (IJNeaM)
ISSN
1985-5761
Date Issued
2014-01
Author(s)
Arash Dehzangi
Universiti Putra Malaysia
Farhad Larki
Universiti Putra Malaysia
Jumiah Hassan
Universiti Putra Malaysia
E. B. Saion
Universiti Putra Malaysia
Sabar D. Hutagalung
Universiti Sains Malaysia
M. N. Hamidon
Universiti Putra Malaysia
Masoud Gharayebi
Alireza Kharazmi
Payame Noor University
Handle (URI)
https://ijneam.unimap.edu.my/
https://ijneam.unimap.edu.my/images/PDF/IJNEAM%20No.%201%202014/IJNEAM%207_No%201_7_45-56.pdf
https://hdl.handle.net/20.500.14170/2555
Abstract
The fabrication of Double gate (DG) and Single gate (SG) Junctionless silicon nanowire transistor (JLSNWT) was investigated in this research. The transistors used silicon nanowire patterned on lightly doped (10^5 cm-3) p-type silicon-on-insulator (SOI) wafer fabricated with an atomic force microscope (AFM) nanolithography technique. The top Si layer has a thickness of 90 nm and a resistivity (ρ) of 13.5-22.5 Ω cm. The modified RCA method implemented for sample preparation. The local anodic oxidation (LAO) followed by two wet etching steps, KOH etching for Si removal and HF etching for oxide removal, have implemented to reach the structures. The writing speed and applied tip voltage were held in 0.6 μm/s and 8.5 volt respectively. Scan speed was held in 1.0 μm/s. The etching processes were elaborately optimized by 30% wt. KOH + 10% vol. IPA in appropriate time, temperature and humidity. The structure is a gated voltage is applied and made a sufficiently large barrier in the gating region. Negative gate voltage unable to make significant effect on drain current to drive the device into accumulation mode.
Subjects
  • Local anodic oxidatio...

  • Silicon-on-insulator ...

  • Atomic force microsco...

File(s)
Fabrication and characterization of p-type double gate and single gate junctionless silicon nanowire.pdf (1.09 MB)
google-scholar
Views
Downloads
  • About Us
  • Contact Us
  • Policies