Performance analysis of the impact of design parameters to network-on-chip (NoC) architecture
Journal
Lecture Notes on Data Engineering and Communications Technologies
ISSN
23674512
Date Issued
2018-01-01
Author(s)
Phing N.Y.
Mohd Warip M.N.
Ehkan P.
Zulkefli F.W.
Ahmad R.B.
DOI
10.1007/978-3-319-59427-9_26
Abstract
Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as a solution to System-on-Chip (SoC). The routing algorithm and topology are significant because it powerfully affects the overall performance of Network-on-Chip (NoC). Routing algorithm can classify into partial-adaptive, fully adaptive and deterministic. In this project, some parameter has evaluated to study the impact of parameter towards NoC performance. The Noxim and NIRGAM simulator are used to observe the performance of each routing algorithm and topology. The experiment showed that the network size and packet injection is proportional to the average latency, throughput, and energy. Torus topology has better performance compare to mesh topology. From the experiment 1 and 2 results, we observe that, although adaptive routing algorithm has better performance in 4 × 4 mesh topology but deterministic routing algorithm showed a better performance in the 9 × 9 mesh topology.